Chair for Design Automation TUM School of Computation, Information and Technology Technical University of Munich



### The Munich Nanotech Toolkit (MNT)

### Design Automation Tools and Software for Nanotechnology

**Robert Wille and Team** 

Contact: robert.wille@tum.de

https://www.cda.cit.tum.de/research/nanotech/mnt

#### Abstract

The need for green computational nanotechnologies is

#### Data Structures & Core Methods 4 5 6 7 8

To tackle the complexity of important design tasks, the

growing rapidly. Their design at the atomic scale requires automatic, efficient, and user-friendly software tools that cater to the needs of researchers and developers at every level of the design flow. The Munich Nanotech Toolkit (MNT) is a collection of design automation tools and software for nanotechnology developed at the Chair for Design Automation at the Technical University of Munich. This flyer provides an overview thereof. For each step in the design flow, numbered nodes indicate the correspondingly available software repositories (summarized on NANOTECH the back of this flyer). All software is available as open-source. TOOLKIT

MNT utilizes data structures to efficiently store and manipulate layouts with millions of elements. Furthermore, dedicated core methods for the realization of optimal solutions are prevalent:

Logic Networks

<i>✓· > SAT/SMT Solvers





For performance reasons, all tools are implemented in C++, include convenient Python bindings, and compatibility with prominent tools.

#### Logic Synthesis

From RTL descriptions to technology-specific logic network representations. Unconventional synthesis, novel cost functions, and constraints. Crossing and buffer count minimization. Delay optimization.

Logic Synthesis 

Physical

Design

٦.

Verification

MUNICH

#### **Physical Design**

#### 5 7 13 15

Obtainment of circuit layouts from logic descriptions that involves placement, routing,



#### Verification

- Layout validation via design-rule violations.
- Equivalence checking of circuit layouts.
- Verification of physical design results.





clocking, timing, and technology mapping.







**Cell-level Layout** 

#### 8 14

- Simulation
- Exact and heuristic electrostatic ground lacksquarestate simulation for SiDBs.
- Temperature and defect influence regions. lacksquare

Chair for Design Automation TUM School of Computation, Information and Technology Technical University of Munich

# **QNANOTECH** TOOLKIT

#### 1 MNT fiction

#### **2** Command-line Interface

Quick and easy access to logic synthesis, physical design, verification, technology mapping, and simulation via a CLI that works on every major operating system.

## $\bullet \bullet \bullet$

**Application** 

#### **3 Experiment Sandbox**

Convenient reproduction of experiments and support for open data in research via a scripting sandbox that also enables quick evaluation of ideas and conceptions.

#### **4** Logic Synthesis

#### **5** Physical Design

Exact and heuristic placement, routing, clocking, and timing that abstracts from concrete technological implementations while preserving common traits.



Module

#### Framework

**Application** 

Wire, crossing, and delay cost-aware logic synthesis for area-efficient circuit layouts that includes MAJ synthesis for technology-specific applications.



**6** Verification

Module

Module

Effective layout validation methodologies that include design-rule violation and equivalence checking of logic networks and circuit layouts via formal methods.





#### **7** Technology Mapping

Module

**Module** 

technology-independent physical After design, the resulting layouts are mapped to technology-specific cell implementations using gate libraries.



#### 8 Simulation

Module

Exact and heuristic technology-specific electrostatic ground state simulation, temperature behavior analysis, defect influence, and fast operational domains.



#### 9 Tool Support

File format and plug-in support for established tools in the domain including but not limited to SiQAD, QCADesigner, ToPoliNano & MagCAD, and SCERPA.



#### **10** Header-only C++ Library

#### **Code Library**

The core library that includes all the efficient data types and state-of-the-art algorithms for the above design tasks in the nanotechnology domain.



#### **1** Python Bindings

Python bindings for the C++ library that the best of both worlds: the unite performance of compiled code and the flexibility and tooling of Python.

#### github.com/cda-tum/fiction

#### 12 MNT Bench

Benchmark suite and design library for various nanotechnologies.

www.cda.cit.tum.de/mntbench github.com/cda-tum/mnt-bench



**Application** 

#### **13 MNT NanoPlaceR**

Physical design for nanotechnology using reinforcement learning.

github.com/cda-tum/mnt-nanoplacer

#### **14 MNT SiQAD Plugins**

Simulation

Backends for the SiQAD design tool for SiDBs based on our physical simulators.

**15 MNT Bestagon Gate Library** 



**Technology Mapping** 

**Code Library** 

**Physical Design** 

220

github.com/cda-tum/mnt-sigad-plugins

Gate library for the SiDB technology using hexagonal standard tiles.

github.com/cda-tum/mnt-bestagon-library



